## **EXERCISES ON PERFORMANCE EVALUATION**

### Exercise 1

A program is executed for 1 sec, on a processor with a clock cycle of 50 nsec and **Throughput**<sub>1</sub> = 15 MIPS.

1. How much is the **CPI**<sub>1</sub>, for the program?

Solution:

$$T_{CLOCK} = 50 \text{ nsec} \Rightarrow f_{CLOCK} =$$
 $CPI_1 =$ 

2. Let us assume that, given some optimization techniques, the throughput of the program is optimized. In the new case, the 40% of the program instructions is executed with CPI = 1, while the fraction of remaining instructions (60%) is executed with the same CPI. How much is the **SpeedUp** from the case (1) to the case (2)? How much is the **Throughput2** expressed in MIPS?

Solution:

 $F_E =$ 

 $SpeedUp_E =$ 

SpeedUp =

SpeedUp =

 $\Rightarrow$  MIPS<sub>2</sub> =

A program is executed for 1 sec, on a processor with a clock cycle of 100 nsec and  $\mathbf{CPI_1} = 1,5$ .

1. How much is the **Throughput**<sub>1</sub> expressed in MIPS?

Solution:

```
T_{CLOCK}= 100 nsec \Rightarrow f_{CLOCK} =
```

```
MIPS_1 =
```

2. Let us assume that, given some optimization techniques, the 30% of the program instructions is executed with CPI = 1, while the fraction of remaining instructions (70%) is executed with the same CPI.

How much is the **Throughput** expressed in MIPS? How much is the **SpeedUp** from the case (1) to the case (2)?

Solution:

$$\mathbf{F}_{\mathbf{E}} =$$

 $SpeedUp_E =$ 

SpeedUp =

SpeedUp =

 $\Rightarrow$  MIPS<sub>2</sub> =

A program is executed for 1 sec, on a processor with a clock cycle of 50 nsec and **Throughput**<sub>1</sub> = 10 MIPS.

1. How much is the **CPI**<sub>1</sub>, for the program?

Solution:

$$T_{CLOCK} = 50 \text{ nsec} \Rightarrow f_{CLOCK} =$$

$$CPI_1 =$$

2. Let us assume that, thanks to the introduction of a superscalar processor, the throughput of the program is optimized. In the new case, the 50% of the program instructions is executed with 3 parallel issues, while the fraction of remaining instructions (50%) is executed with one issue. How much is the **SpeedUp** from the case (1) to the case (2)? How much is the **Throughput**<sub>2</sub> expressed in MIPS?

Solution:

$$\mathbf{F}_{\mathbf{E}} =$$

$$SpeedUp_E =$$

$$SpeedUp =$$

$$SpeedUp =$$

$$\Rightarrow$$
 MIPS<sub>2</sub> =

Let us consider a computer executing the following mix of instructions:

| Istruction | Frequency | Clock Cycles |
|------------|-----------|--------------|
| ALU        | 50        | 1            |
| LOAD       | 20        | 5            |
| STORE      | 10        | 3            |
| BRANCH     | 20        | 2            |

1. How much is the *CPI average (1)* assuming a clock period of *5 ns*?

$$CPI_1 = CPI_{1 \text{ ave}} =$$

How much is the *Throughput* expressed in *MIPS*, in the case (1)?

$$MIPS_1 =$$

2. How much is the **SpeedUp** assuming that, introducing an optimized data cache, load instructions require 2 clock cycles?

$$CPI_2 =$$

3. How much is the **SpeedUp** assuming that, introducing an optimized branch unit, branch instructions require 1 clock cycles?

$$CPI_3 = CPI_{3 \text{ average}} =$$

4. How much is the **SpeedUp** assuming to introduce 2 ALUs working in parallel?

$$\mathbf{CPI_4} = \mathbf{CPI_4}_{\text{average}} =$$

5. How much is the **SpeedUp** assuming to introduce all together the above optimizations?

$$CPI_4 = CPI_{4 \text{ average}} =$$

Let us consider a computer executing the following mix of instructions:

| Instrcution | Frequency | Clock cycles |
|-------------|-----------|--------------|
| ALU         | 50        | 1            |
| LOAD        | 20        | 4            |
| STORE       | 10        | 4            |
| BRANCH      | 10        | 2            |
| JUMP        | 10        | 2            |

How much is the *CPI average (1)* assuming a clock period of 5 ns?
 CPI<sub>1</sub> = CPI<sub>average</sub> =

How much is the *Throughput* expressed in *MIPS*, in the case (1)? MIPS<sub>1</sub> =

2. Let us assume that, given some opimisation techniques, the clock frequency has been incremented by 25% and this implies a CPI increment of ALU instructions of 50% and LOAD instructions of 25% while the remaining instructions are executed with the same CPI.

How much is the *Throughput* expressed in *MIPS*, in the case (2)?

$$f_{clock2} = 1,25 f_{clock1} =$$

$$MIPS_2 =$$

3. How much is the *Speedup from (1) to (2)?*Speedup = 3

Is it better the case (1) or the case (2)?

It is better the case (2)

Notice that the Speedup can also be calculated by comparing the execution times taking into account that:  $T_{clock2} = 0.8 T_{clock1} = 4 ns$ :

$$T_{CPU1} = IC_1 CPI_1 T_{clock1} = T_{CPU2} = IC_2 CPI_2 T_{clock2} = Speedup =$$

Note: It was not possible to calculate the speedup by comparing the CPIs because the clock frequencies were different.

Let us consider a computer executing the following mix of instructions:

| Instruction | Frequency | Clock cycles |
|-------------|-----------|--------------|
| ALU         | 50        | 1            |
| LOAD        | 20        | 4            |
| STORE       | 10        | 4            |
| BRANCH      | 10        | 2            |
| JUMP        | 10        | 2            |

1. How much is the *CPI average (1)* assuming a clock frequency of *500 MHz?* 

$$CPI_1 = CPI_{average} =$$

How much is the *Throughput* expressed in *MIPS*, in the case (1)?

$$MIPS_1 =$$

2. Let us assume that, given some opimisation techniques, the 30% of program instructions is executed with  $CPI_E = 1.05$  and the remaining fraction of instructions (70%) is executed with the same CPI calculated in the case (1).

How much is the **Speedup** from (1) to (2)?

$$F_E = 0.3$$
; Speedup<sub>E</sub> =  $CPI_1 / CPI_E = 2$ ; for the Amdahl's Law:

Speedup =

How much is the *Throughput* expressed in *MIPS*, in the case (2)?

 $MIPS_2 =$ 

Let us consider a computer executing the following mix of instructions::

| Instruction | Frequency | Clock cycles |
|-------------|-----------|--------------|
| ALU         | 50        | 1            |
| LOAD        | 20        | 4            |
| STORE       | 10        | 4            |
| BRANCH      | 10        | 2            |
| JUMP        | 10        | 2            |

1. How much is the CPI average (1) assuming a clock frequency of 500 MHz?

$$CPI_1 = CPI_{average} =$$

How much is the *Throughput* expressed in *MIPS*, in the case (1)?

$$MIPS_1 =$$

2. Let us assume that, given a HW opimisation technique, the 40% of instructions of the program is executed with  $CPI_E = 1.05$  and the remaining fraction of instructions (60%) is executed with the same CPI calculated in the case (1).

How much is the **Speedup** from (1) to (2)?

$$F_E = 0.4;$$

For the Amdahl's Law:

Speedup =

How much is the *Throughput* expressed in *MIPS*, in the case (2)?

$$MIPS_2 =$$

3. Let us assume that, given a HW opimisation technique, branch and jump instructions require only a single clock cycle.

How much is the **Speedup** from (1) to (3)?

How much is the *Throughput* expressed in *MIPS*, in the case (3)? MIPS<sub>3</sub> =

4. Is it better the optimisation introduced in (2) or in (3)?

Let us consider a computer A executing an application containing 30% of load/store instructions requiring 1 clock cycle (thanks to an instruction cache with 100% hit rate). Let us consider an optimized computer B with a clock frequency 5% faster than A and executing 30% less load/store instructions.

How much is the **Speedup**?

 $T_{CPU} =$ 

 $f_{clockB} =$ 

 $T_{clockB} =$ 

 $IC_B =$ 

SpeedUp =

Let us consider a computer executing the following mix of instructions:

| Instrcution | Frequency | Clock cycles |
|-------------|-----------|--------------|
| ALU         | 50        | 2            |
| LOAD        | 20        | 6            |
| STORE       | 10        | 6            |
| BRANCH      | 10        | 4            |
| JUMP        | 10        | 4            |

1. How much is the *CPI average (1)* assuming a clock frequency of *1 GHz*?

$$CPI_1 = CPI_{average} =$$

How much is the *Throughput* expressed in *MIPS*, in the case (1)?

$$MIPS_1 =$$

How much is the *execution time* of a program composed of 100 instructions?

$$T_{CPU1} =$$

Let us assume that *(case 2)*, the clock frequency has been incremented by 20% and the following architecture optimisations have been introduced: 2 ALUs working in parallel, an optimized data cache implying a CPI reduction for LOAD/STORE instructions by 50% and an optimised branch unit implying a CPI reduction for BRANCH/JUMP instructions by 25%.

Please complete the following table:

| Instrcution | Frequency | Clock cycles |
|-------------|-----------|--------------|
| ALU         |           |              |
| LOAD        |           |              |
| STORE       |           |              |
| BRANCH      |           |              |
| JUMP        |           |              |

2. How much is the *CPI average (2)?* 

$$CPI_2 = CPI_{average} =$$

How much is the *Throughput*, expressed in MIPS, in the case (2)?

$$MIPS_2 =$$

3. How much is the *Speedup from (1) to (2)?* 

Is it better (1) or (2)?

4. Assuming that (caso 3), with respect to 2, the clock frequency be further incremented by 10%

without any further modification on the CPI of the instructions.

How much is the *Speedup from 2 to 3?* 

Speedup =